91
Table 4.2
Exception Event Vectors
Exception
Type
Current
Instruction
Exception Event
Priority
*
1
Exception
Order
Vector
Address
Vector
Offset
Reset
Aborted
Power-on
1
—
H'A00000000 —
Manual reset
1
—
H'A00000000 —
H-UDI reset
2
—
H'A00000000 —
General
exception
Aborted
and retried
CPU address error
(instruction access)
2
1
—
H'00000100
events
TLB miss
2
2
—
H'00000400
TLB invalid
(instruction access)
2
3
—
H'00000100
TLB protection
violation
(instruction access)
2
4
—
H'00000100
Reserved instruction
code exception
2
5
—
H'00000100
Illegal slot
instruction exception
2
5
—
H'00000100
CPU address error
(data access)
2
6
—
H'00000100
TLB miss
(data access not in
repeat loop)
2
7
—
H'00000400
TLB invalid (data
access)
2
8
—
H'00000100
TLB protection
violation
(data access)
2
9
—
H'00000100
Initial page write
2
10
—
H'00000100
Completed
Unconditional trap
(TRAPA instruction)
2
5
—
H'00000100
Содержание SH7709S
Страница 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Страница 75: ...56 ...
Страница 107: ...88 ...
Страница 125: ...106 ...
Страница 139: ...120 ...
Страница 203: ...184 ...
Страница 245: ...226 ...
Страница 292: ...273 T1 CKIO A25 to A0 CSn RD WR RD D31 to D0 WEn D31 to D0 BS T2 Read Write Figure 10 6 Basic Timing of Basic Interface ...
Страница 323: ...304 Tp TRr TRrw TRrw CKIO CKE CSn RAS3U RAS3L CASU CASL RD WR Figure 10 28 Synchronous DRAM Auto Refresh Timing ...
Страница 411: ...392 ...
Страница 609: ...590 ...
Страница 635: ...616 ...
Страница 663: ...644 ...
Страница 679: ...660 ...