254
Bits 11, 7, and 6—Area 5 Address
OE
/
WE
Assert Delay (A5TED2, A5TED1, A5TED0):
Specify the delay time from address output to
OE
/
WE
assertion for the PCMCIA interface
connected to area 5.
Bit 11:
A5TED2
Bit 7:
A5TED1
Bit 6:
A5TED0
Description
0
0
0
0.5-cycle delay
(Initial value)
1
1.5-cycle delay
1
0
2.5-cycle delay
1
3.5-cycle delay
1
0
0
4.5-cycle delay
1
5.5-cycle delay
1
0
6.5-cycle delay
1
7.5-cycle delay
Bits 10, 5, and 4—Area 6 Address
OE
/
WE
Assert Delay (A6TED2, A6TED1, A6TED0): The
A6TED bits specify the delay time from address output to
OE
/
WE
assertion for the PCMCIA
interface connected to area 6.
Bit 10:
A6TED2
Bit 5:
A6TED1
Bit 4:
A6TED0
Description
0
0
0
0.5-cycle delay
(Initial value)
1
1.5-cycle delay
1
0
2.5-cycle delay
1
3.5-cycle delay
1
0
0
4.5-cycle delay
1
5.5-cycle delay
1
0
6.5-cycle delay
1
7.5-cycle delay
Содержание SH7709S
Страница 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Страница 75: ...56 ...
Страница 107: ...88 ...
Страница 125: ...106 ...
Страница 139: ...120 ...
Страница 203: ...184 ...
Страница 245: ...226 ...
Страница 292: ...273 T1 CKIO A25 to A0 CSn RD WR RD D31 to D0 WEn D31 to D0 BS T2 Read Write Figure 10 6 Basic Timing of Basic Interface ...
Страница 323: ...304 Tp TRr TRrw TRrw CKIO CKE CSn RAS3U RAS3L CASU CASL RD WR Figure 10 28 Synchronous DRAM Auto Refresh Timing ...
Страница 411: ...392 ...
Страница 609: ...590 ...
Страница 635: ...616 ...
Страница 663: ...644 ...
Страница 679: ...660 ...