723
Appendix A Pin Functions
A.1
Pin States
Table A.1 shows pin states during resets, power-down states, and the bus-released state.
Table A.1
Pin States during Resets, Power-Down States, and Bus-Released State
Reset
Power-Down
Category
Pin
Power-On
Reset
Manual
Reset
Standby
Sleep
Bus
Released
Clock
EXTAL
I
I
I
I
I
XTAL
O
*
1
O
*
1
O
*
1
O
*
1
O
*
1
CKIO
IO
*
1
IO
*
1
IO
*
1
IO
*
1
IO
*
1
EXTAL2
I
I
I
I
I
XTAL2
O
O
O
O
O
CAP1, CAP2
—
—
—
—
—
System control
RESETP
I
I
I
I
I
RESETM
I
I
I
I
I
BREQ
I
I
I
I
I
BACK
O
O
O
O
L
MD[5:0]
I
I
I
I
I
CA
I
I
I
I
I
STATUS[1:0]/PTJ[7:6]
O
OP
*
3
OP
*
3
OP
*
3
OP
*
3
Interrupt
IRQ[3:0]/
IRL[3:0]
/
PTH[3:0]
V
*
8
I
I
I
I
IRQ[4]/ PTH[4]
V
*
8
I
I
I
I
NMI
I
I
I
I
I
IRLS[3:0]
/PTF[3:0]/
PINT[11:8]
V
I
IZ
I
I
MCS
[7:0]/PTC[7:0]/
PINT[7:0]
V
OP
*
3
ZH
*
11
K
*
3
OP
*
3
ZP
*
3
TCK/PTF[4]/PINT[12]
IV
I
IZ
I
I
TDI/PTF[5]/PINT[13]
IV
I
IZ
I
I
TMS/PTF[6]/PINT[14]
IV
I
IZ
I
I
TRST
/PTF[7]/PINT[15]
IV
I
IZ
I
I
IRQOUT
O
O
O
O
O
Содержание SH7709S
Страница 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Страница 75: ...56 ...
Страница 107: ...88 ...
Страница 125: ...106 ...
Страница 139: ...120 ...
Страница 203: ...184 ...
Страница 245: ...226 ...
Страница 292: ...273 T1 CKIO A25 to A0 CSn RD WR RD D31 to D0 WEn D31 to D0 BS T2 Read Write Figure 10 6 Basic Timing of Basic Interface ...
Страница 323: ...304 Tp TRr TRrw TRrw CKIO CKE CSn RAS3U RAS3L CASU CASL RD WR Figure 10 28 Synchronous DRAM Auto Refresh Timing ...
Страница 411: ...392 ...
Страница 609: ...590 ...
Страница 635: ...616 ...
Страница 663: ...644 ...
Страница 679: ...660 ...