63
Address error
Area U0
Cacheable
Area P0
External memory
space
Area P1
H'0000 0000
H'8000 0000
H'A000 0000
H'C000 0000
H'E000 0000
H'FFFF FFFF
H'0000 0000
H'8000 0000
H'FFFF FFFF
Area P2
Area P3
Area P4
Area 0
Area 1
Area 2
Area 3
Area 4
Area 5
Area 6
Area 7
Privileged mode
User mode
Figure 3.3 Physical Address Space (MMUCR.AT=0)
Single Address Translation: When the MMU is enabled, the virtual address space is divided into
units called pages. Physical addresses are translated in page units. Address translation tables in
external memory hold information such as the physical address that corresponds to the virtual
address and memory protection codes. When an access to areas P1 or P2 occurs, there is no TLB
access and the physical address is defined uniquely by hardware. If it belongs to area P0, P3 or
U0, the TLB is searched by virtual address and, if that virtual address is registered in the TLB, the
access hits the TLB. The corresponding physical address and the page control information are read
from the TLB and the physical address is determined.
Содержание SH7709S
Страница 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Страница 75: ...56 ...
Страница 107: ...88 ...
Страница 125: ...106 ...
Страница 139: ...120 ...
Страница 203: ...184 ...
Страница 245: ...226 ...
Страница 292: ...273 T1 CKIO A25 to A0 CSn RD WR RD D31 to D0 WEn D31 to D0 BS T2 Read Write Figure 10 6 Basic Timing of Basic Interface ...
Страница 323: ...304 Tp TRr TRrw TRrw CKIO CKE CSn RAS3U RAS3L CASU CASL RD WR Figure 10 28 Synchronous DRAM Auto Refresh Timing ...
Страница 411: ...392 ...
Страница 609: ...590 ...
Страница 635: ...616 ...
Страница 663: ...644 ...
Страница 679: ...660 ...