186
Table 8.1
Power-Down Modes
State
Mode
Transition
Conditions
CPG CPU
CPU
Reg-
ister
On-Chip
Memory
On-Chip
Peripheral
Modules
Pins
External
Memory
Canceling
Procedure
Sleep
mode
Execute SLEEP
instruction with
STBY bit cleared
to 0 in STBCR
Runs Halts Held
Held
Run
Held
Refresh
1. Interrupt
2. Reset
Standby
mode
Execute SLEEP
instruction with
STBY bit set to
1 in STBCR
Halts Halts Held
Held
Halt
*
1
Held
Self-
refresh
1. Interrupt
2. Reset
Module
standby
function
Set MSTP bit to
1 in STBCR
Runs Runs
or
halts
Held
Held
Specified
module
halts
*
2
Refresh
1. Clear MSTP
bit to 0
2. Reset
Hardware
standby
mode
Drive CA pin low
Halts Halts Held
Held
Halt
*
3
Held
Self-
refresh
Power-on reset
Notes:
*
1 The RTC still runs if the START bit in RCR2 is set to 1 (see section 13, Realtime Clock
(RTC)). The TMU still runs when output of the RTC is used as input to its counter (see
section 12, Timer (TMU)).
*
2 Depends on the on-chip peripheral module.
TMU external pin: Held
SCI external pin: Reset
*
3 The RTC still runs if the START bit in RCR2 is set to 1. The TMU does not run.
Содержание SH7709S
Страница 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Страница 75: ...56 ...
Страница 107: ...88 ...
Страница 125: ...106 ...
Страница 139: ...120 ...
Страница 203: ...184 ...
Страница 245: ...226 ...
Страница 292: ...273 T1 CKIO A25 to A0 CSn RD WR RD D31 to D0 WEn D31 to D0 BS T2 Read Write Figure 10 6 Basic Timing of Basic Interface ...
Страница 323: ...304 Tp TRr TRrw TRrw CKIO CKE CSn RAS3U RAS3L CASU CASL RD WR Figure 10 28 Synchronous DRAM Auto Refresh Timing ...
Страница 411: ...392 ...
Страница 609: ...590 ...
Страница 635: ...616 ...
Страница 663: ...644 ...
Страница 679: ...660 ...