45
Table 2.9 lists the SH7709S shift instructions.
Table 2.9
Shift Instructions
Instruction
Operation
Code
Privileged
Mode
Cycles T Bit
ROTL
Rn
T
←
Rn
←
MSB
0100nnnn00000100
—
1
MSB
ROTR
Rn
LSB
→
Rn
→
T
0100nnnn00000101
—
1
LSB
ROTCL
Rn
T
←
Rn
←
T
0100nnnn00100100
—
1
MSB
ROTCR
Rn
T
→
Rn
→
T
0100nnnn00100101
—
1
LSB
SHAD
Rm,Rn
Rn 0: Rn << Rm
→
Rn
Rn < 0: Rn >> Rm
→
[MSB
→
Rn]
0100nnnnmmmm1100
—
1
—
SHAL
Rn
T
←
Rn
←
0
0100nnnn00100000
—
1
MSB
SHAR
Rn
MSB
→
Rn
→
T
0100nnnn00100001
—
1
LSB
SHLD
Rm,Rn
Rn 0: Rn << Rm
→
Rn
Rn < 0: Rn >> Rm
→
[0
→
Rn]
0100nnnnmmmm1101
—
1
—
SHLL
Rn
T
←
Rn
←
0
0100nnnn00000000
—
1
MSB
SHLR
Rn
0
→
Rn
→
T
0100nnnn00000001
—
1
LSB
SHLL2
Rn
Rn << 2
→
Rn
0100nnnn00001000
—
1
—
SHLR2
Rn
Rn >> 2
→
Rn
0100nnnn00001001
—
1
—
SHLL8
Rn
Rn << 8
→
Rn
0100nnnn00011000
—
1
—
SHLR8
Rn
Rn >> 8
→
Rn
0100nnnn00011001
—
1
—
SHLL16
Rn
Rn << 16
→
Rn
0100nnnn00101000
—
1
—
SHLR16
Rn
Rn >> 16
→
Rn
0100nnnn00101001
—
1
—
Содержание SH7709S
Страница 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Страница 75: ...56 ...
Страница 107: ...88 ...
Страница 125: ...106 ...
Страница 139: ...120 ...
Страница 203: ...184 ...
Страница 245: ...226 ...
Страница 292: ...273 T1 CKIO A25 to A0 CSn RD WR RD D31 to D0 WEn D31 to D0 BS T2 Read Write Figure 10 6 Basic Timing of Basic Interface ...
Страница 323: ...304 Tp TRr TRrw TRrw CKIO CKE CSn RAS3U RAS3L CASU CASL RD WR Figure 10 28 Synchronous DRAM Auto Refresh Timing ...
Страница 411: ...392 ...
Страница 609: ...590 ...
Страница 635: ...616 ...
Страница 663: ...644 ...
Страница 679: ...660 ...