736
Table A.4
Pin States (Ordinary Memory/Big Endian) (cont)
32-Bit Bus Width
Pin
Byte
Access
(Address
4n)
Byte
Access
(Address
4n + 1)
Byte
Access
(Address
4n + 2)
Byte
Access
(Address
4n + 3)
Word
Access
(Address
4n)
Word
Access
(Address
4n + 2)
Longword
Access
CS6
to
CS2
,
CS0
Enabled
Enabled
Enabled
Enabled
Enabled
Enabled
Enabled
RD
R
Low
Low
Low
Low
Low
Low
Low
W
High
High
High
High
High
High
High
RD/
WR
R
High
High
High
High
High
High
High
W
Low
Low
Low
Low
Low
Low
Low
BS
Enabled
Enabled
Enabled
Enabled
Enabled
Enabled
Enabled
RAS3U
/PTE[2]
High
High
High
High
High
High
High
RAS3L
/PTJ[0]
High
High
High
High
High
High
High
CASL
/PTJ[2]
High
High
High
High
High
High
High
CASU
/PTJ[3]
High
High
High
High
High
High
High
WE0
/DQMLL
R
High
High
High
High
High
High
High
W
High
High
High
Low
High
Low
Low
WE1
/DQMLU/
WE
R
High
High
High
High
High
High
High
W
High
High
Low
High
High
Low
Low
WE2
/DQMUL/
ICIORD
/
R
High
High
High
High
High
High
High
PTK[6]
W
High
Low
High
High
Low
High
Low
WE3
/DQMUU/
ICIOWR
/ R
High
High
High
High
High
High
High
PTK[7]
W
Low
High
High
High
Low
High
Low
CE2A
/PTE[4]
High
High
High
High
High
High
High
CE2B
/PTE[5]
High
High
High
High
High
High
High
CKE/PTK[5]
Disabled
Disabled
Disabled
Disabled
Disabled
Disabled
Disabled
WAIT
Enabled
*
1
Enabled
*
1
Enabled
*
1
Enabled
*
1
Enabled
*
1
Enabled
*
1
Enabled
*
1
IOIS16
/PTG[7]
Disabled
Disabled
Disabled
Disabled
Disabled
Disabled
Disabled
A25 to A0
Address
Address
Address
Address
Address
Address
Address
D7 to D0
Invalid
data
Invalid
data
Invalid
data
Valid
data
Invalid
data
Valid
data
Valid
data
D15 to D8
Invalid
data
Invalid
data
Valid
data
Invalid
data
Invalid
data
Valid
data
Valid
data
D23 to D16
Invalid
data
Valid
data
Invalid
data
Invalid
data
Valid
data
Invalid
data
Valid
data
D31 to D24
Valid
data
Invalid
data
Invalid
data
Invalid
data
Valid
data
Invalid
data
Valid
data
Notes:
*
1 Disabled when WCR2 register wait setting is 0.
*
2 Unused data pins should be switched to the port function, or pulled up or down.
Содержание SH7709S
Страница 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Страница 75: ...56 ...
Страница 107: ...88 ...
Страница 125: ...106 ...
Страница 139: ...120 ...
Страница 203: ...184 ...
Страница 245: ...226 ...
Страница 292: ...273 T1 CKIO A25 to A0 CSn RD WR RD D31 to D0 WEn D31 to D0 BS T2 Read Write Figure 10 6 Basic Timing of Basic Interface ...
Страница 323: ...304 Tp TRr TRrw TRrw CKIO CKE CSn RAS3U RAS3L CASU CASL RD WR Figure 10 28 Synchronous DRAM Auto Refresh Timing ...
Страница 411: ...392 ...
Страница 609: ...590 ...
Страница 635: ...616 ...
Страница 663: ...644 ...
Страница 679: ...660 ...