
516
16.1.2
Block Diagram
Figure 16.1 shows a block diagram of the SCIF.
RxD
TxD
SCK
SCIF
SCBRR
SCSSR2
SCSCR2
SCFTDR2
SCTSR
SCFRDR2
(16
(16
stages)
stages)
SCRSR
SCSMR2
SCFDR2
SCFCR2
SCPCR
SCFDR
Parity generation
Parity check
Clock
External clock
Module data bus
Internal
data bus
P
φ
P
φ
/4
P
φ
/16
P
φ
/64
TXI
TEI
RXI
BRI
Bus interface
Baud rate
generator
Transmit/
receive
control
SCRSR:
SCFRDR2:
SCTSR:
SCFTDR2:
SCSMR2:
SCSCR2:
Legend
Receive shift register
Receive FIFO data register 2
Transmit shift register
Transmit FIFO data register 2
Serial mode register 2
Serial control register 2
SCSSR2:
SCBRR2:
SCFCR2:
SCFDR2:
SCPDR:
SCPCR:
Serial status register 2
Bit rate register 2
FIFO control register 2
FIFO data count register 2
Port SC data register
Port SC control register
Figure 16.1 Block Diagram of SCIF
Содержание SH7709S
Страница 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Страница 75: ...56 ...
Страница 107: ...88 ...
Страница 125: ...106 ...
Страница 139: ...120 ...
Страница 203: ...184 ...
Страница 245: ...226 ...
Страница 292: ...273 T1 CKIO A25 to A0 CSn RD WR RD D31 to D0 WEn D31 to D0 BS T2 Read Write Figure 10 6 Basic Timing of Basic Interface ...
Страница 323: ...304 Tp TRr TRrw TRrw CKIO CKE CSn RAS3U RAS3L CASU CASL RD WR Figure 10 28 Synchronous DRAM Auto Refresh Timing ...
Страница 411: ...392 ...
Страница 609: ...590 ...
Страница 635: ...616 ...
Страница 663: ...644 ...
Страница 679: ...660 ...