512
0
185
371 0
185
371 0
Base clock
Receive
data (RxD)
Synchro-
nization
sampling
timing
Data
sampling
timing
186 clock cycles
372 clock cycles
Start
bit
D0
D1
Figure 15.8 Receive Data Sampling Timing in Smart Card Mode
The receive margin is found from the following equation:
For smart card mode:
M = (0.5 – )
1
2N
D – 0.5
N
– (L – 0.5)F – (1 + F)
×
100%
Where:
M
=
Receive margin (%)
N
=
Ratio of bit rate to clock (N
=
372)
D
=
Clock duty (D
=
0 to 1.0)
L
=
Frame length (L
=
10)
F
=
Absolute value of clock frequency deviation
Using this equation, the receive margin when F
=
0 and D
=
0.5 is as follows:
M
=
(0.5 – 1/2
×
372)
×
100
%
=
49.866
%
Содержание SH7709S
Страница 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Страница 75: ...56 ...
Страница 107: ...88 ...
Страница 125: ...106 ...
Страница 139: ...120 ...
Страница 203: ...184 ...
Страница 245: ...226 ...
Страница 292: ...273 T1 CKIO A25 to A0 CSn RD WR RD D31 to D0 WEn D31 to D0 BS T2 Read Write Figure 10 6 Basic Timing of Basic Interface ...
Страница 323: ...304 Tp TRr TRrw TRrw CKIO CKE CSn RAS3U RAS3L CASU CASL RD WR Figure 10 28 Synchronous DRAM Auto Refresh Timing ...
Страница 411: ...392 ...
Страница 609: ...590 ...
Страница 635: ...616 ...
Страница 663: ...644 ...
Страница 679: ...660 ...