xiii
22.2
Hitachi User Debugging Interface (H-UDI)....................................................................... 645
22.2.1 Pin Descriptions .................................................................................................... 645
22.2.2 Block Diagram ...................................................................................................... 646
22.3
Register Descriptions.......................................................................................................... 646
22.3.1 Bypass Register (SDBPR) .................................................................................... 647
22.3.2 Instruction Register (SDIR) .................................................................................. 647
22.3.3 Boundary Scan Register (SDBSR)........................................................................ 648
22.4
H-UDI Operation................................................................................................................ 655
22.4.1 TAP Controller...................................................................................................... 655
22.4.2 Reset Configuration .............................................................................................. 656
22.4.3 H-UDI Reset.......................................................................................................... 656
22.4.4 H-UDI Interrupt .................................................................................................... 657
22.4.5 Bypass ................................................................................................................... 657
22.4.6 Using H-UDI to Recover from Sleep Mode ........................................................ 657
22.5
Boundary Scan.................................................................................................................... 657
22.5.1 Supported Instructions .......................................................................................... 657
22.5.2 Points for Attention ............................................................................................... 659
22.6
Usage Notes........................................................................................................................ 659
22.7
Advanced User Debugger (AUD) ...................................................................................... 659
Section 23 Electrical Characteristics
............................................................................... 661
23.1
Absolute Maximum Ratings............................................................................................... 661
23.2
DC Characteristics.............................................................................................................. 663
23.3
AC Characteristics.............................................................................................................. 667
23.3.1 Clock Timing ........................................................................................................ 668
23.3.2 Control Signal Timing .......................................................................................... 679
23.3.3 AC Bus Timing ..................................................................................................... 682
23.3.4 Basic Timing ......................................................................................................... 684
23.3.5 Burst ROM Timing ............................................................................................... 687
23.3.6 Synchronous DRAM Timing ................................................................................ 690
23.3.7 PCMCIA Timing................................................................................................... 708
23.3.8 Peripheral Module Signal Timing ......................................................................... 715
23.3.9 H-UDI-Related Pin Timing ................................................................................... 718
23.3.10 AC Characteristics Measurement Conditions ....................................................... 720
23.3.11 Delay Time Variation Due to Load Capacitance .................................................. 721
23.4
A/D Converter Characteristics ........................................................................................... 722
23.5
D/A Converter Characteristics ........................................................................................... 722
Appendix A
Pin Functions
................................................................................................ 723
A.1
Pin States ............................................................................................................................ 723
A.2
Pin Specifications ............................................................................................................... 727
A.3
Treatment of Unused Pins .................................................................................................. 732
A.4
Pin States in Access to Each Address Space...................................................................... 733
Содержание SH7709S
Страница 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Страница 75: ...56 ...
Страница 107: ...88 ...
Страница 125: ...106 ...
Страница 139: ...120 ...
Страница 203: ...184 ...
Страница 245: ...226 ...
Страница 292: ...273 T1 CKIO A25 to A0 CSn RD WR RD D31 to D0 WEn D31 to D0 BS T2 Read Write Figure 10 6 Basic Timing of Basic Interface ...
Страница 323: ...304 Tp TRr TRrw TRrw CKIO CKE CSn RAS3U RAS3L CASU CASL RD WR Figure 10 28 Synchronous DRAM Auto Refresh Timing ...
Страница 411: ...392 ...
Страница 609: ...590 ...
Страница 635: ...616 ...
Страница 663: ...644 ...
Страница 679: ...660 ...