678
EXTAL input
or CKIO input
Stable input clock
IRQ4 – IRQ0/
IRL3
–
IRL0
interrupt request
Stable input clock
Normal
Normal
PLL output,
CKIO output
Internal clock
STATUS 0
STATUS 1
Note: PLL oscillation settling time
during the continued oscillation mode or
when clock is input from EXTAL pin or CKIO pin
t
PLL1
PLL synchronization
Standby
PLL synchronization
t
IRLSTB
Figure 23.9 PLL Synchronization Settling Time by IRQ/IRL and PINT0/1 Interrupt
EXTAL input
*
1
(CKIO input)
CKIO output
*
2
(PLL output)
Internal clock
Multiplication rate modified
t
PLL2
Notes:
*
1 CKIO input in clock mode 7
*
2 PLL output in other than clock mode 7
Figure 23.10 PLL Synchronization Settling Time when Frequency Multiplication
Rate Modified
Содержание SH7709S
Страница 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Страница 75: ...56 ...
Страница 107: ...88 ...
Страница 125: ...106 ...
Страница 139: ...120 ...
Страница 203: ...184 ...
Страница 245: ...226 ...
Страница 292: ...273 T1 CKIO A25 to A0 CSn RD WR RD D31 to D0 WEn D31 to D0 BS T2 Read Write Figure 10 6 Basic Timing of Basic Interface ...
Страница 323: ...304 Tp TRr TRrw TRrw CKIO CKE CSn RAS3U RAS3L CASU CASL RD WR Figure 10 28 Synchronous DRAM Auto Refresh Timing ...
Страница 411: ...392 ...
Страница 609: ...590 ...
Страница 635: ...616 ...
Страница 663: ...644 ...
Страница 679: ...660 ...