
620
20.1.4 Register
Configuration
Table 20.2 summarizes the A/D converter’s registers.
Table 20.2
A/D Converter Registers
Name
Abbreviation
R/W
Initial Value
Address
Access size
A/D data register AH
ADDRAH
R
H'00
H'04000080
(H'A4000080)
*
2
16, 8
A/D data register AL
ADDRAL
R
H'00
H'04000082
(H'A4000082)
*
2
8
A/D data register BH
ADDRBH
R
H'00
H'04000084
(H'A4000084)
*
2
16, 8
A/D data register BL
ADDRBL
R
H'00
H'04000086
(H'A4000086)
*
2
8
A/D data register CH
ADDRCH
R
H'00
H'04000088
(H'A4000088)
*
2
16, 8
A/D data register CL
ADDRCL
R
H'00
H'0400008A
(H'A400008A)
*
2
8
A/D data register DH
ADDRDH
R
H'00
H'0400008C
(H'A400008C)
*
2
16, 8
A/D data register DL
ADDRDL
R
H'00
H'0400008E
(H'A400008E)
*
2
8
A/D control/status register
ADCSR
R/(W)
*
1
H'00
H'04000090
(H'A4000090)
*
2
8
A/D control register
ADCR
R/W
H'07
H'04000092
(H'A4000092)
*
2
8
Notes: These registers are located in area 1 of physical space. Therefore, when the cache is on,
either access these registers from the P2 area of logical space or else make an appropriate
setting using the MMU so that these registers are not cached.
*
1 Only 0 can be written to bit 7, to clear the flag.
*
2 When address translation by the MMU does not apply, the address in parentheses
should be used.
Содержание SH7709S
Страница 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Страница 75: ...56 ...
Страница 107: ...88 ...
Страница 125: ...106 ...
Страница 139: ...120 ...
Страница 203: ...184 ...
Страница 245: ...226 ...
Страница 292: ...273 T1 CKIO A25 to A0 CSn RD WR RD D31 to D0 WEn D31 to D0 BS T2 Read Write Figure 10 6 Basic Timing of Basic Interface ...
Страница 323: ...304 Tp TRr TRrw TRrw CKIO CKE CSn RAS3U RAS3L CASU CASL RD WR Figure 10 28 Synchronous DRAM Auto Refresh Timing ...
Страница 411: ...392 ...
Страница 609: ...590 ...
Страница 635: ...616 ...
Страница 663: ...644 ...
Страница 679: ...660 ...