718
DRAK0/1
CKIO
t
DRAKD
t
DRAKD
Figure 23.54 DRAK Output Timing
23.3.9
H-UDI-Related Pin Timing
Table 23.9
H-UDI-Related Pin Timing
(V
CC
Q = 3.3
±
0.3V, V
CC
= 1.55 to 2.15 V, AV
CC
= 3.3
±
0.3V, Ta = –20 to 75
°
C)
Item
Symbol
Min
Max
Unit
Figure
TCK cycle time
t
TCKCYC
50
—
ns
Figure 23.55
TCK high pulse width
t
TCKH
12
—
ns
TCK low pulse width
t
TCKL
12
—
ns
TCK rise/fall time
t
TCKf
—
4
ns
TRST
setup time
t
TRSTS
12
—
ns
Figure 23.56
TRST
hold time
t
TRSTH
50
—
t
cyc
TDI setup time
t
TDIS
10
—
ns
Figure 23.57
TDI hold time
t
TDIH
10
—
ns
TMS setup time
t
TMSS
10
—
ns
TMS hold time
t
TMSH
10
—
ns
TDO delay time
t
TDOD
—
16
ns
ASEMD0
setup time
t
ASEMDH
12
—
ns
Figure 23.58
ASEMD0
hold time
t
ASEMDS
12
—
ns
t
TCKL
t
TCKf
V
IL
V
IL
V
IH
V
IH
V
IH
1/2
VccQ
1/2
VccQ
Note: When clock is input from TCK pin
t
TCKf
t
TCKH
t
TCKCYC
Figure 23.55 TCK Input Timing
Содержание SH7709S
Страница 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Страница 75: ...56 ...
Страница 107: ...88 ...
Страница 125: ...106 ...
Страница 139: ...120 ...
Страница 203: ...184 ...
Страница 245: ...226 ...
Страница 292: ...273 T1 CKIO A25 to A0 CSn RD WR RD D31 to D0 WEn D31 to D0 BS T2 Read Write Figure 10 6 Basic Timing of Basic Interface ...
Страница 323: ...304 Tp TRr TRrw TRrw CKIO CKE CSn RAS3U RAS3L CASU CASL RD WR Figure 10 28 Synchronous DRAM Auto Refresh Timing ...
Страница 411: ...392 ...
Страница 609: ...590 ...
Страница 635: ...616 ...
Страница 663: ...644 ...
Страница 679: ...660 ...