530
Bit 1—Receive FIFO Data Full (RDF): Indicates that receive data has been transferred to the
receive FIFO data register (SCFRDR), and the quantity of data in SCFRDR has become greater
than the receive trigger number specified by the RTRG1 and RTRG0 bits in the FIFO control
register (SCFCR).
Bit 1: RDF
Description
0
The quantity of transmit data written to SCFRDR is less than the specified
receive trigger number
(Initial value)
[Clearing conditions]
(1) By a power-on reset or in standby mode.
(2) When the SCFRDR is read until the quantity of receive data in SCFRDR
becomes less than the specified receive trigger number.
(3) When 1 is read from RDF, and 0 is then written.
1
The quantity of receive data in SCFRDR is greater than the specified receive
trigger number
[Setting condition]
When a quantity of receive data greater than the specified receive trigger number
is stored in SCFRDR.
*
Note:
*
Since SCFTDR is a 16-byte FIFO register, the maximum quantity of data that can be read
when RDF is 1 is the specified receive trigger number. If an attempt is made to read after all
the data in SCFRDR has been read, the data is undefined. The quantity of receive data in
SCFRDR is indicated by the lower 8 bits of SCFTDR.
Bit 0—Receive Data Ready (DR): Indicates that the quantity of data in the receive FIFO data
register (SCFRDR) is less than the specified receive trigger number, and that the next data has not
yet been received after the elapse of 15 etu from the last stop bit.
Bit 0: DR
Description
0
Receiving is in progress, or no receive data remains in SCFRDR after receiving
ended normally
(Initial value)
[Clearing conditions]
(1) When the chip undergoes a power-on reset or enters standby mode.
(2) When software reads DR after it has been set to 1, then writes 0 to DR.
1
Next receive data has not been received
[Setting condition]
When SCFRDR contains less data than the specified receive trigger number, and
the next data has not yet been received after the elapse of 15 etu from the last
stop bit.
*
Note:
*
This is equivalent to 1.5 frames with the 8-bit, 1-stop-bit format. (etu: elementary time unit)
Содержание SH7709S
Страница 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Страница 75: ...56 ...
Страница 107: ...88 ...
Страница 125: ...106 ...
Страница 139: ...120 ...
Страница 203: ...184 ...
Страница 245: ...226 ...
Страница 292: ...273 T1 CKIO A25 to A0 CSn RD WR RD D31 to D0 WEn D31 to D0 BS T2 Read Write Figure 10 6 Basic Timing of Basic Interface ...
Страница 323: ...304 Tp TRr TRrw TRrw CKIO CKE CSn RAS3U RAS3L CASU CASL RD WR Figure 10 28 Synchronous DRAM Auto Refresh Timing ...
Страница 411: ...392 ...
Страница 609: ...590 ...
Страница 635: ...616 ...
Страница 663: ...644 ...
Страница 679: ...660 ...