677
CKIO,
internal
clock
Stable oscillation
Standby
t
OSC4
IRL3
to
IRL0
IRQ4 to IRQ0
PINT0/1
Note: Oscillation settling time when built-in oscillator is used
in the oscillation off mode (only when RTC is used)
WAKEUP
Figure 23.7 Oscillation Settling Time at Standby Return
(Return by IRQ4 to IRQ0, PINT0/1,
IRL3
to
IRL0
)
EXTAL input
or CKIO
input
Stable input clock
Reset or NMI interrupt request
Stable input clock
Normal
Normal
Standby
PLL output,
CKIO output
Internal clock
STATUS 0
STATUS 1
PLL synchronization
Note: PLL oscillation settling time during the continued oscillation mode or
when clock is input from EXTAL pin or CKIO pin
t
PLL1
PLL synchronization
Figure 23.8 PLL Synchronization Settling Time by Reset or NMI
Содержание SH7709S
Страница 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Страница 75: ...56 ...
Страница 107: ...88 ...
Страница 125: ...106 ...
Страница 139: ...120 ...
Страница 203: ...184 ...
Страница 245: ...226 ...
Страница 292: ...273 T1 CKIO A25 to A0 CSn RD WR RD D31 to D0 WEn D31 to D0 BS T2 Read Write Figure 10 6 Basic Timing of Basic Interface ...
Страница 323: ...304 Tp TRr TRrw TRrw CKIO CKE CSn RAS3U RAS3L CASU CASL RD WR Figure 10 28 Synchronous DRAM Auto Refresh Timing ...
Страница 411: ...392 ...
Страница 609: ...590 ...
Страница 635: ...616 ...
Страница 663: ...644 ...
Страница 679: ...660 ...