432
•
Internal or external transmit/receive clock source: From either baud rate generator (internal) or
SCK pin (external)
•
Four types of interrupts: Transmit-data-empty, transmit-end, receive-data-full, and receive-
error interrupts are requested independently.
•
When the SCI is not in use, it can be stopped by halting the clock supplied to it, saving power.
14.1.2
Block Diagram
Figure 14.1 shows a block diagram of the SCI.
RxD
TxD
SCK
SCI
SCBRR
SCSSR
SCSCR
SCTSR
SCRDR
SCRSR
SCSMR
SCPCR
SCPDR
Parity generation
Parity check
Clock
External clock
Module data bus
Internal
data bus
P
φ
P
φ
/4
P
φ
/16
P
φ
/64
TXI
TEI
RXI
ERI
Bus interface
Baud rate
generator
Transmit/
receive
control
SCRSR:
SCRDR:
SCTSR:
SCTDR:
SCSMR:
Legend
Receive shift register
Receive data register
Transmit shift register
Transmit data register
Serial mode register
SCSCR:
SCSSR:
SCBRR:
SCPDR:
SCPCR:
Serial control register
Serial status register
Bit rate register
SC port data register
SC port control register
SCTDR
Figure 14.1 Block Diagram of SCI
Содержание SH7709S
Страница 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Страница 75: ...56 ...
Страница 107: ...88 ...
Страница 125: ...106 ...
Страница 139: ...120 ...
Страница 203: ...184 ...
Страница 245: ...226 ...
Страница 292: ...273 T1 CKIO A25 to A0 CSn RD WR RD D31 to D0 WEn D31 to D0 BS T2 Read Write Figure 10 6 Basic Timing of Basic Interface ...
Страница 323: ...304 Tp TRr TRrw TRrw CKIO CKE CSn RAS3U RAS3L CASU CASL RD WR Figure 10 28 Synchronous DRAM Auto Refresh Timing ...
Страница 411: ...392 ...
Страница 609: ...590 ...
Страница 635: ...616 ...
Страница 663: ...644 ...
Страница 679: ...660 ...