267
Table 10.10 32-Bit External Device/Little-Endian Access and Data Alignment
Data Bus
Strobe Signals
Operation
D31–D24 D23–D16 D15–D8 D7–D0
WE3
,
DQMUU
WE2
,
DQMUL
WE1
,
DQMLU
WE0
,
DQMLL
Byte
access at 0
—
—
—
Data
7–0
Asserted
Byte
access at 1
—
—
Data
7–0
—
Asserted
Byte
access at 2
—
Data 7–0 —
—
Asserted
Byte
access at 3
Data 7–0 —
—
—
Asserted
Word
access at 0
—
—
Data
15–8
Data
7–0
Asserted
Asserted
Word
access at 2
Data
15–8
Data 7–0 —
—
Asserted
Asserted
Longword
access at 0
Data
31–24
Data
23–16
Data
15–8
Data
7–0
Asserted
Asserted
Asserted
Asserted
Table 10.11 16-Bit External Device/Little-Endian Access and Data Alignment
Data Bus
Strobe Signals
Operation
D31–
D24
D23–
D16
D15–D8 D7–D0
WE3
,
DQMUU
WE2
,
DQMUL
WE1
,
DQMLU
WE0
,
DQMLL
Byte access at 0
—
—
—
Data
7–0
Asserted
Byte access at 1
—
—
Data
7–0
—
Asserted
Byte access at 2
—
—
—
Data
7–0
Asserted
Byte access at 3
—
—
Data
7–0
—
Asserted
Word access at 0
—
—
Data
15–8
Data
7–0
Asserted
Asserted
Word access at 2
—
—
Data
15–8
Data
7–0
Asserted
Asserted
Longword
access
1st
time at 0
—
—
Data
15–8
Data
7–0
Asserted
Asserted
at 0
2nd
time at 2
—
—
Data
31–24
Data
23–16
Asserted
Asserted
Содержание SH7709S
Страница 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Страница 75: ...56 ...
Страница 107: ...88 ...
Страница 125: ...106 ...
Страница 139: ...120 ...
Страница 203: ...184 ...
Страница 245: ...226 ...
Страница 292: ...273 T1 CKIO A25 to A0 CSn RD WR RD D31 to D0 WEn D31 to D0 BS T2 Read Write Figure 10 6 Basic Timing of Basic Interface ...
Страница 323: ...304 Tp TRr TRrw TRrw CKIO CKE CSn RAS3U RAS3L CASU CASL RD WR Figure 10 28 Synchronous DRAM Auto Refresh Timing ...
Страница 411: ...392 ...
Страница 609: ...590 ...
Страница 635: ...616 ...
Страница 663: ...644 ...
Страница 679: ...660 ...