21
R0_BANK1
*
1
,
*
2
R1_BANK1
*
2
R2_BANK1
*
2
R3_BANK1
*
2
R4_BANK1
*
2
R5_BANK1
*
2
R6_BANK1
*
2
R7_BANK1
*
2
R8
R9
R10
R11
R12
R13
R14
R15
SR
SSR
PC
SPC
GBR
MACH
MACL
PR
VBR
31
0
a. Privileged mode
register configuration
(RB = 1)
R0_BANK0
*
1
,
*
3
R1_BANK0
*
3
R2_BANK0
*
3
R3_BANK0
*
3
R4_BANK0
*
3
R5_BANK0
*
3
R6_BANK0
*
3
R7_BANK0
*
3
R0_BANK0
*
1
,
*
3
R1_BANK0
*
3
R2_BANK0
*
3
R3_BANK0
*
3
R4_BANK0
*
3
R5_BANK0
*
3
R6_BANK0
*
3
R7_BANK0
*
3
R8
R9
R10
R11
R12
R13
R14
R15
SR
SSR
PC
SPC
GBR
MACH
MACL
PR
VBR
31
0
b. Privileged mode
register configuration
(RB = 0)
R0_BANK1
*
1
,
*
2
R1_BANK1
*
2
R2_BANK1
*
2
R3_BANK1
*
2
R4_BANK1
*
2
R5_BANK1
*
2
R6_BANK1
*
2
R7_BANK1
*
2
Notes:
*
1
*
2
*
3
R0 functions as an index
register in the indexed
register-indirect addressing
mode and indexed GBR-
indirect addressing mode.
Banked register
When the RB bit of the SR
register is 1, the register can
be accessed for general use.
When the RB bit is 0, it can
only be accessed with the
LDC/STC instruction.
Banked register
When the RB bit of the SR
register is 0, the register can
be accessed for general use.
When the RB bit is 1, it can
only be accessed with the
LDC/STC instruction.
Figure 2.2 Privileged Mode Register Configuration
Содержание SH7709S
Страница 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Страница 75: ...56 ...
Страница 107: ...88 ...
Страница 125: ...106 ...
Страница 139: ...120 ...
Страница 203: ...184 ...
Страница 245: ...226 ...
Страница 292: ...273 T1 CKIO A25 to A0 CSn RD WR RD D31 to D0 WEn D31 to D0 BS T2 Read Write Figure 10 6 Basic Timing of Basic Interface ...
Страница 323: ...304 Tp TRr TRrw TRrw CKIO CKE CSn RAS3U RAS3L CASU CASL RD WR Figure 10 28 Synchronous DRAM Auto Refresh Timing ...
Страница 411: ...392 ...
Страница 609: ...590 ...
Страница 635: ...616 ...
Страница 663: ...644 ...
Страница 679: ...660 ...