748
Table B.1
Memory-Mapped Control Registers (cont)
Control Register
Module
*
1
Bus
*
2
Address
*
4
Size (Bits)
Access Size (Bits)
*
3
WCR1
BSC
I
FFFFFF64
16
16
WCR2
BSC
I
FFFFFF66
16
16
BETR
UBC
L
FFFFFF9C
16
16
BRSR
UBC
L
FFFFFFAC
32
32
BRDR
UBC
L
FFFFFFBC
32
32
MCR
BSC
I
FFFFFF68
16
16
PCR
BSC
I
FFFFFF6C
16
16
RTCSR
BSC
I
FFFFFF6E
16
16
RTCNT
BSC
I
FFFFFF70
16
16
RTCOR
BSC
I
FFFFFF72
16
16
RFCR
BSC
I
FFFFFF74
16
16
SDMR
BSC
I
FFFFD000–
FFFFEFFE
—
8
MCSCR0
BSC
I
FFFFFF50
16
16
MCSCR1
BSC
I
FFFFFF52
16
16
MCSCR2
BSC
I
FFFFFF54
16
16
MCSCR3
BSC
I
FFFFFF56
16
16
MCSCR4
BSC
I
FFFFFF58
16
16
MCSCR5
BSC
I
FFFFFF5A
16
16
MCSCR6
BSC
I
FFFFFF5C
16
16
MCSCR7
BSC
I
FFFFFF5E
16
16
R64CNT
RTC
P
FFFFFEC0
8
8
RSECCNT
RTC
P
FFFFFEC2
8
8
RMINCNT
RTC
P
FFFFFEC4
8
8
RHRCNT
RTC
P
FFFFFEC6
8
8
RWKCNT
RTC
P
FFFFFEC8
8
8
RDAYCNT
RTC
P
FFFFFECA
8
8
RMONCNT
RTC
P
FFFFFECC
8
8
RYRCNT
RTC
P
FFFFFECE
8
8
RSECAR
RTC
P
FFFFFED0
8
8
RMINAR
RTC
P
FFFFFED2
8
8
RHRAR
RTC
P
FFFFFED4
8
8
Содержание SH7709S
Страница 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Страница 75: ...56 ...
Страница 107: ...88 ...
Страница 125: ...106 ...
Страница 139: ...120 ...
Страница 203: ...184 ...
Страница 245: ...226 ...
Страница 292: ...273 T1 CKIO A25 to A0 CSn RD WR RD D31 to D0 WEn D31 to D0 BS T2 Read Write Figure 10 6 Basic Timing of Basic Interface ...
Страница 323: ...304 Tp TRr TRrw TRrw CKIO CKE CSn RAS3U RAS3L CASU CASL RD WR Figure 10 28 Synchronous DRAM Auto Refresh Timing ...
Страница 411: ...392 ...
Страница 609: ...590 ...
Страница 635: ...616 ...
Страница 663: ...644 ...
Страница 679: ...660 ...