365
Relationship between Request Modes and Bus Modes by DMA Transfer Category: Table
11.6 shows the relationship between request modes and bus modes by DMA transfer category.
Table 11.6
Relationship between Request Modes and Bus Modes by DMA Transfer
Category
Address
Mode
Transfer Category
Request
Mode
Bus
Mode
Transfer
Size (Bits)
Usable
Channels
Dual
External device with DACK and
external memory
External
B/C
8/16/32/128 0,1
External device with DACK and
memory-mapped external device
External
B/C
8/16/32/128 0, 1
External memory and external
memory
All
*
1
B/C
8/16/32/128 0–3
*
5
External memory and memory-
mapped external device
All
*
1
B/C
8/16/32/128 0–3
*
5
Memory-mapped external device
and memory-mapped external
device
All
*
1
B/C
8/16/32/128 0–3
*
5
External memory and on-chip
peripheral module
All
*
2
B/C
*
3
8/16/32
*
4
0–3
*
5
Memory-mapped external device
and on-chip peripheral module
All
*
2
B/C
*
3
8/16/32
*
4
0–3
*
5
On-chip peripheral module and on-
chip peripheral module
All
*
2
B/C
*
3
8/16/32
*
4
0–3
*
5
Single
External device with DACK and
external memory
External
B/C
8/16/32/128 0, 1
External device with DACK and
memory-mapped external device
External
B/C
8/16/32/128 0, 1
B: Burst, C: Cycle-steal
Notes:
*
1 External requests, auto requests and on-chip peripheral module (CMT) requests are all
available.
*
2 External requests, auto requests and on-chip peripheral module requests are all
available. When the IrDA, SCIF, or A/D converter is also the transfer request source,
however, the transfer destination or transfer source must be the IrDA, SCIF, or A/D
converter, respectively.
*
3 If the transfer request source is the IrDA, SCIF, or A/D converter only cycle-steal mode
is available.
*
4 The access size permitted when the transfer destination or source is an on-chip
peripheral module register.
*
5 If the transfer request is an external request, only channels 0 and 1 are available.
Содержание SH7709S
Страница 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Страница 75: ...56 ...
Страница 107: ...88 ...
Страница 125: ...106 ...
Страница 139: ...120 ...
Страница 203: ...184 ...
Страница 245: ...226 ...
Страница 292: ...273 T1 CKIO A25 to A0 CSn RD WR RD D31 to D0 WEn D31 to D0 BS T2 Read Write Figure 10 6 Basic Timing of Basic Interface ...
Страница 323: ...304 Tp TRr TRrw TRrw CKIO CKE CSn RAS3U RAS3L CASU CASL RD WR Figure 10 28 Synchronous DRAM Auto Refresh Timing ...
Страница 411: ...392 ...
Страница 609: ...590 ...
Страница 635: ...616 ...
Страница 663: ...644 ...
Страница 679: ...660 ...