330
Table 10.15 MCSCRx Settings and
MCS[x]
Assertion Conditions (x: 0–7) (cont)
MCSCRx Settings
MCS[x]
Assertion Conditions
CS2/0 CAP1 CAP0 A25
A24
A23
A22
CS0
CS2
Address Bus A[25:0]
Notes
1
1
1
0
—
—
—
H
L
H'0000000 to H'1FFFFFF 256-Mbit ROM
1
—
—
—
H
L
H'2000000 to H'3FFFFFF
1
0
0
0
—
—
H
L
H'0000000 to H'0FFFFFF 128-Mbit ROM
0
1
—
—
H
L
H'1000000 to H'1FFFFFF
1
0
—
—
H
L
H'2000000 to H'2FFFFFF
1
1
—
—
H
L
H'3000000 to H'3FFFFFF
0
1
0
0
0
—
H
L
H'0000000 to H'07FFFFF 64-Mbit ROM
0
0
1
—
H
L
H'0800000 to H'0FFFFFF
0
1
0
—
H
L
H'1000000 to H'17FFFFF
0
1
1
—
H
L
H'1800000 to H'1FFFFFF
1
0
0
—
H
L
H'2000000 to H'27FFFFF
1
0
1
—
H
L
H'2800000 to H'2FFFFFF
1
1
0
—
H
L
H'3000000 to H'37FFFFF
1
1
1
—
H
L
H'3800000 to H'3FFFFFF
0
0
0
0
0
0
H
L
H'0000000 to H'03FFFFF 32-Mbit ROM
0
0
0
1
H
L
H'0400000 to H'07FFFFF
0
0
1
0
H
L
H'0800000 to H'0BFFFFF
0
0
1
1
H
L
H'0C00000 to H'0FFFFFF
0
1
0
0
H
L
H'1000000 to H'13FFFFF
0
1
0
1
H
L
H'1400000 to H'17FFFFF
0
1
1
0
H
L
H'1800000 to H'1BFFFFF
0
1
1
1
H
L
H'1C00000 to H'1FFFFFF
1
0
0
0
H
L
H'2000000 to H'23FFFFF
1
0
0
1
H
L
H'2400000 to H'27FFFFF
1
0
1
0
H
L
H'2800000 to H'2BFFFFF
1
0
1
1
H
L
H'2C00000 to H'2FFFFFF
1
1
0
0
H
L
H'3000000 to H'33FFFFF
1
1
0
1
H
L
H'3400000 to H'37FFFFF
1
1
1
0
H
L
H'3800000 to H'3BFFFFF
1
1
1
1
H
L
H'3C00000 to H'3FFFFFF
Содержание SH7709S
Страница 2: ...Hitachi SuperH RISC engine SH7709S Hardware Manual ADE 602 250 Rev 1 0 09 21 01 Hitachi Ltd ...
Страница 75: ...56 ...
Страница 107: ...88 ...
Страница 125: ...106 ...
Страница 139: ...120 ...
Страница 203: ...184 ...
Страница 245: ...226 ...
Страница 292: ...273 T1 CKIO A25 to A0 CSn RD WR RD D31 to D0 WEn D31 to D0 BS T2 Read Write Figure 10 6 Basic Timing of Basic Interface ...
Страница 323: ...304 Tp TRr TRrw TRrw CKIO CKE CSn RAS3U RAS3L CASU CASL RD WR Figure 10 28 Synchronous DRAM Auto Refresh Timing ...
Страница 411: ...392 ...
Страница 609: ...590 ...
Страница 635: ...616 ...
Страница 663: ...644 ...
Страница 679: ...660 ...