926
Addressing Mode/
Instruction Length (Bytes)
Operand Size
#xx
Rn
@ERn
@(d,ERn)
@–
ERn/@ERn+
@aa
@(d,PC)
@@aa
—
Mnemonic
DIVXU
DIVXS
CMP
NEG
EXTU
DIVXU.B Rs,Rd
B
2
DIVXU.W Rs,ERd
W
2
DIVXS.B Rs,Rd
B
4
DIVXS.W Rs,ERd
W
4
CMP.B #xx:8,Rd
B
2
CMP.B Rs,Rd
B
2
CMP.W #xx:16,Rd
W
4
CMP.W Rs,Rd
W
2
CMP.L #xx:32,ERd
L
6
CMP.L ERs,ERd
L
2
NEG.B Rd
B
2
NEG.W Rd
W
2
NEG.L ERd
L
2
EXTU.W Rd
W
2
EXTU.L ERd
L
2
Rd16
÷
Rs8
→
Rd16 (RdH: remainder,
——
[6]
[7]
——
12
RdL: quotient) (unsigned division)
ERd32
÷
Rs16
→
ERd32 (Ed: remainder,
——
[6]
[7]
——
20
Rd: quotient) (unsigned division)
Rd16
÷
Rs8
→
Rd16 (RdH: remainder,
——
[8]
[7]
——
13
RdL: quotient) (signed division)
ERd32
÷
Rs16
→
ERd32 (Ed: remainder,
——
[8]
[7]
——
21
Rd: quotient) (signed division)
Rd8-#xx:8
—
1
Rd8-Rs8
—
1
Rd16-#xx:16
—
[3]
2
Rd16-Rs16
—
[3]
1
ERd32-#xx:32
—
[4]
3
ERd32-ERs32
—
[4]
1
0-Rd8
→
Rd8
—
1
0-Rd16
→
Rd16
—
1
0-ERd32
→
ERd32
—
1
0
→
(<bit 15 to 8
>
of Rd16)
——
00
—
1
0
→
(<bit 31 to 16
>
of ERd32)
——
00
—
1
Operation
Condition Code
IH
N
Z
V
C
Advanced
No. of States
*
1
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...