1081
DMAWER—DMA Write Enable Register
H'FF60
DMAC
7
—
0
—
6
—
0
—
5
—
0
—
4
—
0
—
3
WE1B
0
R/W
0
WE0A
0
R/W
2
WE1A
0
R/W
1
WE0B
0
R/W
Write enable 1A
Disables writing to all DMACR1B bits, DMABCR bits 11, 7, and 3, and
DMATCR bit 5.
(Initial value)
Enables writing to all DMACR1B bits, DMABCR bits 11, 7, and 3, and
DMATCR bit 5.
0
1
Disables writing to all DMACR1A bits, and DMABCR bits 10, 6, and 2.
(Initial value)
Enables writing to all DMACR1A bits, and DMABCR bits 10, 6, and 2.
0
1
Disables writing to all DMACR0A bits, and DMABCR bits 8, 4, and 0.
(Initial value)
Enables writing to all DMACR0A bits, and DMABCR bits 8, 4, and 0.
0
1
Write enable 0B
Disables writing to all DMACR0B bits, DMABCR bits 9, 5, and 1, and
DMATCR bit 4
(Initial value)
Enables writing to all DMACR0B bits, DMABCR bits 9, 5, and 1, and
DMATCR bit 4.
0
1
Write enable 0A
Write enable 1B
Bit
DMAWER
Initial value
R/W
:
:
:
:
DMATCR—DMA Terminal Control Register
H'FF61
DMAC
7
—
0
—
6
—
0
—
5
TEE1
0
R/W
4
TEE0
0
R/W
3
—
0
—
0
—
0
—
2
—
0
—
1
—
0
—
Bit
DMATCR
Initial value
R/W
:
:
:
:
Disables TEND1 pin output.
Enables TEND1 pin output.
0
1
Transfer end pin enable 1
Disables TEND0 pin output.
Enables TEND0 pin output.
0
1
Transfer end pin enable 0
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...