1034
DTVECR—DTC Vector Register
H'FE1F
DTC
7
SWDTE
0
R/(W)
*
1
6
DTVEC6
0
R/(W)
*
2
5
DTVEC5
0
R/(W)
*
2
4
DTVEC4
0
R/(W)
*
2
3
DTVEC3
0
R/(W)
*
2
0
DTVEC0
0
R/(W)
*
2
2
DTVEC2
0
R/(W)
*
2
1
DTVEC1
0
R/(W)
*
2
Notes: 1.
2.
Only 1 can be written to the SWDTE bit.
DTVEC6 to DTVEC0 can be written to when SWDTE=0.
DTC software startup enable
DTC software startup disabled
[Clearing]
• When DISEL=0 and the specified number of transmissions
has not completed.
• When 0 is written after a software startup data transmit end
interrupt (SWDTEND) request is sent to the CPU.
0
1
DTC software startup vector 6 to 0
0
DTC software startup enabled
[Retention]
• When DISEL=1 and data transmission ends;
• On completion of the specified number of transmissions;
• During data transmission by software startup.
Bit
Initial value
R/W
:
:
:
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...