3
Item
Specification
Data transfer
controller (DTC)
•
Can be activated by internal interrupt or software
•
Multiple transfers or multiple types of transfer possible for one activation
source
•
Transfer possible in repeat mode, block transfer mode, etc.
•
Request can be sent to CPU for interrupt that activated DTC
16-bit timer-pulse
unit (TPU)
•
6-channel 16-bit timer on-chip
•
Pulse I/O processing capability for up to 16 pins'
•
Automatic 2-phase encoder count capability
Programmable
pulse generator
(PPG)
•
Maximum 16-bit pulse output possible with TPU as time base
•
Output trigger selectable in 4-bit groups
•
Non-overlap margin can be set
•
Direct output or inverse output setting possible
8-bit timer 4
channels
•
8-bit up counter (external event count possible)
•
Time constant register
×
2
•
2 channel connection possible
Watchdog timer
2 channels
•
Watchdog timer or interval timer selectable
•
Operation using sub-clock supported (WDT1 only)
14-bit PWM timer
(PWM)
•
Maximum of 4 outputs
•
Resolution: 1/16384
•
Maximum carrier frequency: 390.6 kHz (operating at 25 MHz)
Serial
communication
interface (SCI)
5 channels
(SCI0 to SCI4)
•
Asynchronous mode or synchronous mode selectable
•
Multiprocessor communication function
•
Smart card interface function
IrDA-equipped SCI 1
channel (SCI0)
•
Supports IrDA standard version 1.0
•
TxD and RxD encoding/decoding in IrDA format
•
Start/stop synchronization mode or clock synchronization mode selectable
•
Multiprocessor communications function
•
Smart card interface function
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...