Page
Item
Revisions
(See Manual for Details)
906 to
908
25.3.5 Timing of On-Chip Supporting Modules
Table 25-9 Timing of On-Chip
Supporting Modules
Note added
Figure 25-21 PPG Output Timing
amended
914
25.4 A/D Conversion Characteristics
Table 25-11 A/D Conversion
Characteristics
Conditions amended
915
25.5 D/A Conversion Characteristics
Table 25-12 D/A Conversion
Characteristics
Conditions amended
916
25.6 Flash Memory Characteristics
Added
925, 927,
942
A.1 Instruction List
Table A-1 Instruction Set
Notes on TAS Instruction added
MULXU and MULXS instruction
execution states amended
956, 957
A.2 Instruction Codes
Table A-2 Instruction Codes
Notes on TAS Instruction added
974, 975
A.4 Number of States Required for Instruction
Execution
Table A-5 Number of Cycles in
Instruction Execution
Notes on TAS Instruction added
988, 989
A.5 Bus States During Instruction Execution
Table A-6 Instruction Execution
Cycles
Notes on TAS Instruction added
996 to
1005
B.1 Addresses
Completely revised
1006 to
1103
B.2 Functions
Completely revised
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...