942
(8) Block Transfer Instructions
Addressing Mode/
Instruction Length (Bytes)
Operand Size
#xx
Rn
@ERn
@(d,ERn)
@–
ERn/@ERn+
@aa
@(d,PC)
@@aa
—
Mnemonic
EEPMOV
Notes:
1.
The number of states is the number of states required for execution when the instruction and its operands are located i
n on-chip memory.
2.
n is the initial value of R4L or R4.
3.
This instruction should be used with the ER0, ER1, ER4 or ER5 general register only.
[1]
Seven states for saving or restoring two registers, nine states for three registers, or eleven states for four registers.
[2]
Cannot be used in the H8S/2633 Series.
[3]
Set to 1 when a carry or borrow occurs at bit 11; otherwise cleared to 0.
[4]
Set to 1 when a carry or borrow occurs at bit 27; otherwise cleared to 0.
[5]
Retains its previous value when the result is zero; otherwise cleared to 0.
[6]
Set to 1 when the divisor is negative; otherwise cleared to 0.
[7]
Set to 1 when the divisor is zero; otherwise cleared to 0.
[8]
Set to 1 when the quotient is negative; otherwise cleared to 0.
[9]
One additional state is required for execution when EXR is valid.
EEPMOV.B
—
4
EEPMOV.W
—
4
if R4L
≠
0
——————
4+2n
*
2
Repeat @ER5
→
@ER6
ER5+1
→
ER5
ER6+1
→
ER6
R4L-1
→
R4L
Until R4L=0
else next;
if R4
≠
0
——————
4+2n
*
2
Repeat @ER5
→
@ER6
ER5+1
→
ER5
ER6+1
→
ER6
R4-1
→
R4
Until R4=0
else next;
Operation
Condition Code
IH
N
Z
V
C
Advanced
No. of States
*
1
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...