1102
PORTA—Port A Register
H'FFB9
Port
7
—
Undefined
—
6
—
Undefined
—
5
—
Undefined
—
4
—
Undefined
—
3
PA3
—
*
R
0
PA0
—
*
R
2
PA2
—
*
R
1
PA1
—
*
R
Note:
*
Determined by status of pins PA3 to PA0.
Bit
Initial value
R/W
:
:
:
PORTB—Port B Register
H'FFBA
Port
7
PB7
—
*
R
6
PB6
—
*
R
5
PB5
—
*
R
4
PB4
—
*
R
3
PB3
—
*
R
0
PB0
—
*
R
2
PB2
—
*
R
1
PB1
—
*
R
Note:
*
Determined by status of pins PB7 to PB0.
Bit
Initial value
R/W
:
:
:
PORTC—Port C Register
H'FFBB
Port
7
PC7
—
*
R
6
PC6
—
*
R
5
PC5
—
*
R
4
PC4
—
*
R
3
PC3
—
*
R
0
PC0
—
*
R
2
PC2
—
*
R
1
PC1
—
*
R
Note:
*
Determined by status of pins PC7 to PC0.
Bit
Initial value
R/W
:
:
:
PORTD—Port D Register
H'FFBC
Port
7
PD7
—
*
R
6
PD6
—
*
R
5
PD5
—
*
R
4
PD4
—
*
R
3
PD3
—
*
R
0
PD0
—
*
R
2
PD2
—
*
R
1
PD1
—
*
R
Note:
*
Determined by status of pins PC7 to PC0.
Bit
Initial value
R/W
:
:
:
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...