894
Condition A
Condition B
Test
Item
Symbol
Min
Max
Min
Max
Unit
Conditions
Read data access
time 5
t
ACC5
—
3.0
×
t
cyc
– 35
—
3.0
×
t
cyc
– 25
ns
Figure 25-6 to
Figure 25-11
WR
delay time 1
t
WRD1
—
30
—
18
ns
WR
delay time 2
t
WRD2
—
30
—
18
ns
WR
pulse width 1
t
WSW1
1.0
×
t
cyc
– 30
—
1.0
×
t
cyc
– 15
—
ns
WR
pulse width 2
t
WSW2
1.5
×
t
cyc
– 30
—
1.5
×
t
cyc
– 15
—
ns
Write data delay time t
WDD
—
30
—
22
ns
Write data setup time t
WDS
0.5
×
t
cyc
– 27
—
0.5
×
t
cyc
– 15
—
ns
Write data hold time
t
WDH
0.5
×
t
cyc
– 20
—
0.5
×
t
cyc
– 8
—
ns
WR
setup time
t
WCS
0.5
×
t
cyc
– 15
—
0.5
×
t
cyc
– 10
—
ns
WR
hold time
t
WCH
0.5
×
t
cyc
– 15
—
0.5
×
t
cyc
– 10
—
ns
RAS
precharge time
t
PCH
1.5
×
t
cyc
– 30
—
1.5
×
t
cyc
– 15
—
ns
Figure 25-11 to
Figure 25-13
CAS
precharge time1 t
CP1
1.0
×
t
cyc
– 20
—
1.0
×
t
cyc
– 8
—
ns
CAS
precharge time2 t
CP2
0.5
×
t
cyc
– 20
—
0.5
×
t
cyc
– 8
—
ns
CAS
delay time1
t
CASD1
—
30
—
20
ns
CAS
delay time2
t
CASD2
—
30
—
18
ns
OE
delay time1
t
OED1
—
30
—
18
ns
OE
delay time2
t
OED2
—
30
—
18
ns
CAS
setup time
t
CSR
0.5
×
t
cyc
– 25
—
0.5
×
t
cyc
– 8
—
ns
WAIT
setup time
t
WTS
40
—
25
—
ns
Figure 25-8
WAIT
hold time
t
WTH
10
—
5
—
ns
BREQ
setup time
t
BRQS
60
—
30
—
ns
Figure 25-14
BACK
delay time
t
BACD
—
30
—
15
ns
Bus-floating time
t
BZD
—
60
—
40
ns
BREQO
delay time
t
BRQOD
—
40
—
25
ns
Figure 25-15
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...