Page
Item
Revisions
(See Manual for Details)
844, 845
23.3.1 Connecting a Crystal Resonator
Table 23-2 Damping Resistance
Value
25 MHz added
Crystal Resonator amended
845, 846
Table 23-3 Crystal Resonator
Parameters
25 MHz added
Figure 23-5 Points for Attention
when Using PLL Oscillation Circuit
amended
848
23.3.2 External Clock Input
External Clock
Description amended
Table 23-4 External Clock Input
Conditions amended
849
23.4 PLL Circuit
Amended
854
24.1 Overview
Table 24-1 LSI Internal States in
Each Mode
WDT module stop mode description
amended
860, 861
24.2.2 System Clock Control Register (SCKCR)
Description amended
871
24.6.3 Setting Oscillation Stabilization Time after
Clearing Software Standby Mode
Table 24-5 Oscillation Stabilization
Time Settings
25 MHz added
25.2 Power supply voltage and operating
frequency range
Deleted
Following item numbers amended
880 to
887
25.2 DC Characteristics
Amended
888
25.3 AC Characteristics
Figure 25-1 Output Load Circuit
amended
889
25.3.1 Clock Timing
Table 25-5 Clock Timing amended
893, 894,
901
25.3.3 Bus Timing
Table 25-7 Bus Timing amended
Figure 25-15 External Bus Request
Output Timing added
902
25.3.4 DMAC Timing
Table 25-8 DMAC Timing amended
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...