524
13.1.4
Register Configuration
Table 13-2 summarizes the registers of the 8-bit timer module.
Table 13-2 8-Bit Timer Registers
Channel
Name
Abbreviation
R/W
Initial value
Address
*
1
0
Timer control register 0
TCR0
R/W
H'00
H'FF68
Timer control/status register 0 TCSR0
R/(W)
*
2
H'00
H'FF6A
Time constant register A0
TCORA0
R/W
H'FF
H'FF6C
Time constant register B0
TCORB0
R/W
H'FF
H'FF6E
Timer counter 0
TCNT0
R/W
H'00
H'FF70
1
Timer control register 1
TCR1
R/W
H'00
H'FF69
Timer control/status register 1 TCSR1
R/(W)
*
2
H'10
H'FF6B
Time constant register A1
TCORA1
R/W
H'FF
H'FF6D
Time constant register B1
TCORB1
R/W
H'FF
H'FF6F
Timer counter 1
TCNT1
R/W
H'00
H'FF71
2
Timer control register 2
TCR2
R/W
H'00
H'FDC0
Timer control/status register 2 TCSR2
R/(W)
*
2
H'00
H'FDC2
Time constant register A2
TCORA2
R/W
H'FF
H'FDC4
Time constant register B2
TCORB2
R/W
H'FF
H'FDC6
Timer counter 2
TCNT2
R/W
H'00
H'FDC8
3
Timer control register 3
TCR3
R/W
H'00
H'FDC1
Timer control/status register 3 TCSR3
R/(W)
*
2
H'10
H'FDC3
Time constant register A3
TCORA3
R/W
H'FF
H'FDC5
Time constant register B3
TCORB3
R/W
H'FF
H'FDC7
Timer counter 3
TCNT3
R/W
H'00
H'FDC9
All
Module stop control register A MSTPCRA
R/W
H'3F
H'FDE8
Notes: 1. Lower 16 bits of the address
2. Only 0 can be written to bits 7 to 5, to clear these flags.
Each pair of registers for channel 0 (channel 2) and channel 1 (channel 3) is a 16-bit register with
the upper 8 bits for channel 0 (channel 2) and the lower 8 bits for channel 1 (channel 3), so they
can be accessed together by word transfer instruction.
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...