655
SCK output pin
TE bit
TxD output pin
Port input/output
High output
Port input/output
High output
Start
Stop
Start of transmission
End of
transmission
Port input/output
SCI TxD output
Port
SCI TxD
output
Port
Transition
to software
standby
Exit from
software
standby
Figure 16-26 Asynchronous Transmission Using Internal Clock
Port input/output
Last TxD bit held
High output
*
Port input/output
Marking output
Port input/output
SCI TxD output
Port
Port
Note:
*
Initialized by software standby.
SCK output pin
TE bit
TxD output pin
SCI TxD
output
Start of transmission
End of
transmission
Transition
to software
standby
Exit from
software
standby
Figure 16-27 Synchronous Transmission Using Internal Clock
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...