1008
DDCSWR—DDC Switch Register
H'FDB5
IIC
7
—
0
R/(W)
*
1
6
—
0
R/(W)
*
1
5
—
0
R/(W)
*
1
4
—
0
R/(W)
*
1
3
CLR3
1
W
*
2
0
CLR0
1
W
*
2
2
CLR2
1
W
*
2
1
CLR1
1
W
*
2
Note: 1. Should always be written with 0.
2. Always read as 1.
Reserved bit
Bit
Initial value
R/W
:
:
:
IIC clear 3 to 0
CLR3 CLR2 CLR1 CLR0
0
0
—
—
1 0
0
1
1
0
1
1
—
—
—
Setting prohibited
Setting prohibited
IIC0 internal latch cleared
IIC1 internal latch cleared
IIC0 and IIC1 internal latch cleared
Invalid setting
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...