1107
R
P15DDR
C
Q
D
Reset
WDDR1
Reset
WDR1
R
P15DR
C
Q
D
P15
RDR1
RPOR1
PPG module
TPU module
Pulse output enable
Output compare output/
PWM output enable
Output compare output/
PWM output
Pulse output
Input capture input
External clock input
*
Legend
WDDR1: Write to P1DDR
WDR1:
Write to P1DR
RDR1: Read
P1DR
RPOR1: Read port 1
Note:
*
Priority order: output compare output/PWM output > pulse output > DR output
Internal data bus
Figure C-1 (d) Port 1 Block Diagram (Pin P15)
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...