936
Addressing Mode/
Instruction Length (Bytes)
Operand Size
#xx
Rn
@ERn
@(d,ERn)
@–
ERn/@ERn+
@aa
@(d,PC)
@@aa
—
Mnemonic
BOR
BIOR
BXOR
BIXOR
BOR #xx:3,@aa:8
B
4
BOR #xx:3,@aa:16
B
6
BOR #xx:3,@aa:32
B
8
BIOR #xx:3,Rd
B
2
BIOR #xx:3,@ERd
B
4
BIOR #xx:3,@aa:8
B
4
BIOR #xx:3,@aa:16
B
6
BIOR #xx:3,@aa:32
B
8
BXOR #xx:3,Rd
B
2
BXOR #xx:3,@ERd
B
4
BXOR #xx:3,@aa:8
B
4
BXOR #xx:3,@aa:16
B
6
BXOR #xx:3,@aa:32
B
8
BIXOR #xx:3,Rd
B
2
BIXOR #xx:3,@ERd
B
4
BIXOR #xx:3,@aa:8
B
4
BIXOR #xx:3,@aa:16
B
6
BIXOR #xx:3,@aa:32
B
8
C
∨
(#xx:3 of @aa:8)
→
C
—————
3
C
∨
(#xx:3 of @aa:16)
→
C
—————
4
C
∨
(#xx:3 of @aa:32)
→
C
—————
5
C
∨
[¬
(#xx:3 of Rd8)]
→
C
—————
1
C
∨
[¬
(#xx:3 of @ERd)]
→
C
—————
3
C
∨
[¬
(#xx:3 of @aa:8)]
→
C
—————
3
C
∨
[¬
(#xx:3 of @aa:16)]
→
C
—————
4
C
∨
[¬
(#xx:3 of @aa:32)]
→
C
—————
5
C
⊕
(#xx:3 of Rd8)
→
C
—————
1
C
⊕
(#xx:3 of @ERd)
→
C
—————
3
C
⊕
(#xx:3 of @aa:8)
→
C
—————
3
C
⊕
(#xx:3 of @aa:16)
→
C
—————
4
C
⊕
(#xx:3 of @aa:32)
→
C
—————
5
C
⊕
[¬
(#xx:3 of Rd8)]
→
C
—————
1
C
⊕
[¬
(#xx:3 of @ERd)]
→
C
—————
3
C
⊕
[¬
(#xx:3 of @aa:8)]
→
C
—————
3
C
⊕
[¬
(#xx:3 of @aa:16)]
→
C
—————
4
C
⊕
[¬
(#xx:3 of @aa:32)]
→
C
—————
5
Operation
Condition Code
IH
N
Z
V
C
Advanced
No. of States
*
1
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...