1105
R
P1nDDR
C
Q
D
Reset
WDDR1
Reset
WDR1
R
P1nDR
C
Q
D
P1n
RDR1
RPOR1
PPG module
TPU module
Pulse output enable
System controller
Internal address bus
Address output enable
Output compare output/
PWM output enable
Output compare output/
PWM output
Pulse output
External clock input
Input capture input
*
Legend
WDDR1: Write to P1DDR
WDR1:
Write to P1DR
RDR1:
Read P1DR
RPOR1:
Read port 1
n = 2 or 3
Note:
*
Priority order: address output > output compare output/PWM output > pulse output > DR output
Internal data bus
Internal address bus
Figure C-1 (b) Port 1 Block Diagram (Pins P12 and P13)
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...