1101
PORT4—Port 4 Register
H'FFB3
Port
7
P47
—
*
R
6
P46
—
*
R
5
P45
—
*
R
4
P44
—
*
R
3
P43
—
*
R
0
P40
—
*
R
2
P42
—
*
R
1
P41
—
*
R
Note:
*
Determined by status of pins P47 to P40.
Bit
Initial value
R/W
:
:
:
PORT7—Port 7 Register
H'FFB6
Port
7
P77
—
*
R
6
P76
—
*
R
5
P75
—
*
R
4
P74
—
*
R
3
P73
—
*
R
0
P70
—
*
R
2
P72
—
*
R
1
P71
—
*
R
Note:
*
Determined by status of pins P77 to P70.
Bit
Initial value
R/W
:
:
:
PORT9—Port 9 Register
H'FFB8
Port
7
P97
—
*
R
6
P96
—
*
R
5
P95
—
*
R
4
P94
—
*
R
3
P93
—
*
R
0
P90
—
*
R
2
P92
—
*
R
1
P91
—
*
R
Note:
*
Determined by status of pins P97 to P90.
Bit
Initial value
R/W
:
:
:
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...