1011
DACNTH0—PWM (D/A) Counter H0
DACNTL0—PWM (D/A) Counter L0
DACNTH1—PWM (D/A) Counter H1
DACNTL1—PWM (D/A) Counter L1
H'FDBA
H'FDBB
H'FDBE
H'FDBF
PWM0
PWM0
PWM1
PWM1
15
7
0
R/W
14
6
0
R/W
13
5
0
R/W
12
4
0
R/W
11
3
0
R/W
8
0
0
R/W
10
2
0
R/W
9
1
0
R/W
7
8
0
R/W
6
9
0
R/W
5
10
0
R/W
4
11
0
R/W
3
12
0
R/W
0
—
REGS
1
R/W
2
13
0
R/W
1
—
1
—
DACNTH
DACNTL
Register select
0
DADRA and DADRB access enabled
1
DACR and DACNT access enabled
Bit (CPU)
Bit (counter)
Initial value
R/W
:
:
:
:
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...