477
Output Compare Output Timing: A compare match signal is generated in the final state in
which TCNT and TGR match (the point at which the count value matched by TCNT is updated).
When a compare match signal is generated, the output value set in TIOR is output at the output
compare output pin. After a match between TCNT and TGR, the compare match signal is not
generated until the TCNT input clock is generated.
Figure 11-36 shows output compare output timing.
TGR
TCNT
TCNT
input clock
ø
N
N
N+1
Compare
match signal
TIOC pin
Figure 11-36 Output Compare Output Timing
Input Capture Signal Timing: Figure 11-37 shows input capture signal timing.
TCNT
Input capture
input
ø
N
N+1
N+2
N
N+2
TGR
Input capture
signal
Figure 11-37 Input Capture Input Signal Timing
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...