932
(5) Bit-Manipulation Instructions
Addressing Mode/
Instruction Length (Bytes)
Operand Size
#xx
Rn
@ERn
@(d,ERn)
@–
ERn/@ERn+
@aa
@(d,PC)
@@aa
—
Mnemonic
BSET
BCLR
BSET #xx:3,Rd
B
2
BSET #xx:3,@ERd
B
4
BSET #xx:3,@aa:8
B
4
BSET #xx:3,@aa:16
B
6
BSET #xx:3,@aa:32
B
8
BSET Rn,Rd
B
2
BSET Rn,@ERd
B
4
BSET Rn,@aa:8
B
4
BSET Rn,@aa:16
B
6
BSET Rn,@aa:32
B
8
BCLR #xx:3,Rd
B
2
BCLR #xx:3,@ERd
B
4
BCLR #xx:3,@aa:8
B
4
BCLR #xx:3,@aa:16
B
6
BCLR #xx:3,@aa:32
B
8
BCLR Rn,Rd
B
2
BCLR Rn,@ERd
B
4
BCLR Rn,@aa:8
B
4
BCLR Rn,@aa:16
B
6
(#xx:3 of Rd8)
←
1
——————
1
(#xx:3 of @ERd)
←
1
——————
4
(#xx:3 of @aa:8)
←
1
——————
4
(#xx:3 of @aa:16)
←
1
——————
5
(#xx:3 of @aa:32)
←
1
——————
6
(Rn8 of Rd8)
←
1
——————
1
(Rn8 of @ERd)
←
1
——————
4
(Rn8 of @aa:8)
←
1
——————
4
(Rn8 of @aa:16)
←
1
——————
5
(Rn8 of @aa:32)
←
1
——————
6
(#xx:3 of Rd8)
←
0
——————
1
(#xx:3 of @ERd)
←
0
——————
4
(#xx:3 of @aa:8)
←
0
——————
4
(#xx:3 of @aa:16)
←
0
——————
5
(#xx:3 of @aa:32)
←
0
——————
6
(Rn8 of Rd8)
←
0
——————
1
(Rn8 of @ERd)
←
0
——————
4
(Rn8 of @aa:8)
←
0
——————
4
(Rn8 of @aa:16)
←
0
——————
5
Operation
Condition Code
IH
N
Z
V
C
Advanced
No. of States
*
1
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...