857
24.1.1
Register Configuration
Power-down modes are controlled by the SBYCR, SCKCR, LPWRCR, TCSR (WDT1), and
MSTPCR registers. Table 24-3 summarizes these registers.
Table 24-3 Power-Down Mode Registers
Name
Abbreviation
R/W
Initial Value
Address
*
Standby control register
SBYCR
R/W
H'08
H'FDE4
System clock control register
SCKCR
R/W
H'00
H'FDE6
Low-power control register
LPWRCR
R/W
H'00
H'FDEC
Timer control/status register
TCSR
R/W
H'00
H'FFA2
Module stop control register
MSTPCRA
R/W
H'3F
H'FDE8
A, B, C
MSTPCRB
R/W
H'FF
H'FDE9
MSTPCRC
R/W
H'FF
H'FDEA
Note:
*
Lower 16 bits of the address.
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...