103
Origin of
Vector
Address
*
Interrupt Source
Interrupt
Source
Vector
Number
Advanced
Mode
IPR
Priority
CMIA0 (compare match A0)
CMIB0 (compare match B0)
OVI0 (overflow 0)
8-bit timer
channel 0
64
65
66
H'0100
H'0104
H'0108
IPRI6 to 4
High
Reserved
—
67
H'010C
CMIA1 (compare match A1)
CMIB1 (compare match B1)
OVI1 (overflow 1)
8-bit timer
channel 1
68
69
70
H'0110
H'0114
H'0118
IPRI2 to 0
Reserved
—
71
H'011C
DED0A (channel 0/channel 0A
transfer end)
DEND0B (channel 0B transfer end)
DEND1A (channel 1/channel 1A
transfer end)
DEND1B (channel 1B transfer end)
DMAC
72
73
74
75
H'0120
H'0124
H'0128
H'012C
IPRJ6 to 4
Reserved
—
76
77
78
79
H'0130
H'0134
H'0138
H'013C
ERI0 (receive error 0)
RXI0 (reception completed 0)
TXI0 (transmit data empty 0)
TEI0 (transmission end 0)
SCI
channel 0
80
81
82
83
H'0140
H'0144
H'0148
H'014C
IPRJ2 to 0
ERI1 (receive error 1)
RXI1 (reception completed 1)
TXI1 (transmit data empty 1)
TEI1 (transmission end 1)
SCI
channel 1
84
85
86
87
H'0150
H'0154
H'0158
H'015C
IPRK6 to 4
ERI2 (receive error 2)
RXI2 (reception completed 2)
TXI2 (transmit data empty 2)
TEI2 (transmission end 2)
SCI
channel 2
88
89
90
91
H'0160
H'0164
H'0168
H'016C
IPRK2 to 0
Low
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...