84
Ø
RES, MRES
Address bus
RD
HWR, LWR
D15 to D0
(1)
(3)
High
(2)
(4)
(5)
(6)
*
*
*
Vector
fetch
Internal
processing
Prefetch of first program
instruction
(1) (3) Reset exception handling vector address (when power-on reset, (1) = H'000000
*
,
(3) = H'000002; when manual reset, (1)= H'000004, (3)= H'000006)
(2) (4) Start address (contents of reset exception handling vector address)
(5)
Start address ((5) = (2) (4))
(6)
First program instruction
Note:
*
3 program wait states are inserted.
Figure 4-2 Reset Sequence (Modes 4 and 5)
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...