612
Bit 2—Smart Card Data Invert (SINV): Specifies inversion of the data logic level. The SINV
bit does not affect the logic level of the parity bit(s): parity bit inversion requires inversion of the
O/
E
bit in SMR.
Bit 2
SINV
Description
0
TDR contents are transmitted without modification
(Initial value)
Receive data is stored in RDR without modification
1
TDR contents are inverted before being transmitted
Receive data is stored in RDR in inverted form
Bit 1—Reserved: This bit is always read as 1 and cannot be modified.
Bit 0—Smart Card Interface Mode Select (SMIF): When the smart card interface operates as a
normal SCI, 0 should be written in this bit.
Bit 0
SMIF
Description
0
Operates as normal SCI (smart card interface function disabled)
(Initial value)
1
Smart card interface function enabled
16.2.10
IrDA Control Register (IrCR)
Bit
:
7
6
5
4
3
2
1
0
IrE
IrCKS2
IrCKS1
IrCKS0
—
—
—
—
Initial value :
0
0
0
0
0
0
0
0
R/W
:
R/W
R/W
R/W
R/W
—
—
—
—
IrCR is an 8-bit read/write register that selects the SCI0 function.
IrCR is initialized to H'00 when in hardware standby mode.
Bit 7—IrDA enable (IrE): Sets SCI0 input and output for normal SCI operation or IrDA
operation.
Bit 7
IrE
Description
0
TxD0/IrTxD and RxD0/IrRxD pins operate as TxD0 and RxD0.
(Initial value)
1
TxD0/IrTxD and RxD0/IrRxD pins operate as IrTxD and IrRxD.
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...