938
Addressing Mode/
Instruction Length (Bytes)
Operand Size
#xx
Rn
@ERn
@(d,ERn)
@–
ERn/@ERn+
@aa
@(d,PC)
@@aa
—
Mnemonic
Bcc
V=1
——————
2
——————
3
N=0
——————
2
——————
3
N=1
——————
2
——————
3
N
⊕
V=0
——————
2
——————
3
N
⊕
V=1
——————
2
——————
3
Z
∨
(N
⊕
V)=0
——————
2
——————
3
Z
∨
(N
⊕
V)=1
——————
2
——————
3
Operation
Condition Code
Branching
Condition
IH
N
Z
V
C
Advanced
No. of States
*
1
BVS d:8
—
2
BVS d:16
—
4
BPL d:8
—
2
BPL d:16
—
4
BMI d:8
—
2
BMI d:16
—
4
BGE d:8
—
2
BGE d:16
—
4
BLT d:8
—
2
BLT d:16
—
4
BGT d:8
—
2
BGT d:16
—
4
BLE d:8
—
2
BLE d:16
—
4
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...