219
Channel B
Bit 3
Bit 2
Bit 1
Bit 0
DTF3
DTF2
DTF1
DTF0
Description
0
0
0
0
—
(Initial value)
1
Activated by A/D converter conversion end interrupt
1
0
Activated by
DREQ
pin falling edge input
*
1
Activated by
DREQ
pin low-level input
1
0
0
Activated by SCI channel 0 transmit-data-empty interrupt
1
Activated by SCI channel 0 reception complete interrupt
1
0
Activated by SCI channel 1 transmit-data-empty interrupt
1
Activated by SCI channel 1 reception complete interrupt
1
0
0
0
Activated by TPU channel 0 compare match/input capture
A interrupt
1
Activated by TPU channel 1 compare match/input capture
A interrupt
1
0
Activated by TPU channel 2 compare match/input capture
A interrupt
1
Activated by TPU channel 3 compare match/input capture
A interrupt
1
0
0
Activated by TPU channel 4 compare match/input capture
A interrupt
1
Activated by TPU channel 5 compare match/input capture
A interrupt
1
0
—
1
—
Note:
*
Detected as a low level in the first transfer after transfer is enabled.
The same factor can be selected for more than one channel. In this case, activation starts with the
highest-priority channel according to the relative channel priorities. For relative channel priorities,
see section 8.5.13, DMAC Multi-Channel Operation.
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...