775
Module Stop Control Register A (MSTPCRA)
Bit 2—Module Stop (MSTPA2): Specifies D/A converter (channels 0 and 1) module stop mode.
Bit 2
MSTPA2
Description
0
D/A converter (channels 0 and 1) module stop mode is cleared
1
D/A converter (channels 0 and 1) module stop mode is set
(Initial value)
Module Stop Control Register C (MSTPCRC)
Bit 5—Module Stop (MSTPC5): Specifies D/A converter (channels 2 and 3) module stop mode.
Bit 5
MSTPC5
Description
0
D/A converter (channels 2 and 3) module stop mode is cleared
1
D/A converter (channels 2 and 3) module stop mode is set
(Initial value)
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...