563
Section 15 Watchdog Timer
15.1
Overview
The H8S/2633 Series has a two channel inbuilt watchdog timer, (WDT0/WDT1). The WDT
outputs an overflow signal (
WDTOVF
) if a system crash prevents the CPU from writing to the
timer counter, allowing it to overflow. At the same time, the WDT can also generate an internal
reset signal for the H8S/2633 Series.
When this watchdog function is not needed, the WDT can be used as an interval timer. In interval
timer operation, an interval timer interrupt is generated each time the counter overflows.
15.1.1
Features
WDT features are listed below.
•
Switchable between watchdog timer mode and interval timer mode
•
WDTOVF
output when in watchdog timer mode
If the counter overflows, the WDT outputs
WDTOVF
. It is possible to select whether the LSI
is internally reset or an NMI interrupt is generated at the same time.
This internal reset is effected by either a power-on reset or a manual reset.
•
Interrupt generation when in interval timer mode
If the counter overflows, the WDT generates an interval timer interrupt.
•
WDT0 and WDT1 respectively allow eight and sixteen types of counter input clock to be
selected
The maximum interval of the WDT is given as a system clock cycle
×
131072
×
256.
A subclock may be selected for the input counter of WDT1.
Where a subclock is selected, the maximum interval is given as a subclock cycle
×
256
×
256.
•
Selected clock can be output from the BUZZ output pin (WDT1)
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...