1022
SBYCR—Standby Control Register
H'FDE4
System
7
SSBY
0
R/W
6
STS2
0
R/W
5
STS1
0
R/W
4
STS0
0
R/W
3
OPE
1
R/W
0
—
0
—
2
—
0
—
1
—
0
—
Software standby
0
When the SLEEP command is executed in high-speed or medium-speed modes,
the operation enters sleep mode.
When the SLEEP command is executed in sub-active mode, the operation enters
sub-sleep mode.
1
When the SLEEP command is executed in high-speed and medium-speed modes,
operation enters software standby mode, sub-active mode, and watch mode.
When the SLEEP command is executed in sub-active mode, operation enters
watch mode and high-speed mode.
Output port enable
0
In software standby mode, watch mode, and
during direct transfer, the address bus and bus
control signal are in the high-impedance state.
1
In software standby mode, watch mode, and
during direct transfer, the address bus and bus
control signal remain in the output state.
Standby timer select 2 to 0
STS2
STS1
STS0
0
0
0
1
1 0
1
1
0
0
1
1 0
1
Bit
Initial value
R/W
:
:
:
Hold time: 8192 states
Hold time: 16384 states
Hold time: 32768 states
Hold time: 65536 states
Hold time: 131072 states
Hold time: 262144 states
Reserved
Hold time: 16 states
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...