816
Figure 22-13 shows the flash memory state transition diagram.
RD
VF
PR ER FLER = 0
Error
occurrence
RES
= 0 or
HSTBY
= 0
RES
= 0 or
HSTBY
= 0
RD
VF
PR
ER
FLER = 0
Program mode
Erase mode
Reset or standby
(hardware protection)
RD VF
PR
ER
FLER = 1
RD
VF
PR
ER
FLER = 1
Error protection mode
Error protection mode
(software standby)
Software
standby mode
FLMCR1, FLMCR2, (except bit FLER)
EBR1, EBR2 initialization state
FLMCR1, FLMCR2,
EBR1, EBR2
initialization state
Software standby
mode release
RD: Memory read possible
VF: Verify-read possible
PR: Programming possible
ER: Erasing possible
RD
: Memory read not possible
VF
: Verify-read not possible
PR
: Programming not possible
ER
: Erasing not possible
Legend
RES
= 0 or
HSTBY
= 0
Error occurrence
(software standby)
Figure 22-13 Flash Memory State Transitions
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...